Electronic Components Datasheet Search |
|
PCF8563 Datasheet(PDF) 6 Page - NXP Semiconductors |
|
|
PCF8563 Datasheet(HTML) 6 Page - NXP Semiconductors |
6 / 32 page PCF8563_6 © NXP B.V. 2008. All rights reserved. Product data sheet Rev. 06 — 21 February 2008 6 of 32 NXP Semiconductors PCF8563 Real-time clock/calendar 7.6 Register organization 7.6.1 Control_status_1 register 7.6.2 Control_status_2 register Bits TF and AF: When an alarm occurs, AF is set to logic 1. Similarly, at the end of a timer countdown, TF is set to logic 1. These bits maintain their value until overwritten by software. If both timer and alarm interrupts are required in the application, the source of the interrupt can be determined by reading these bits. To prevent one flag being overwritten while clearing another a logic AND is performed during a write access. Table 3. Formatted registers overview Bit positions labelled as x are not relevant. Bit positions labelled with 0 should always be written with logic 0; if read they could be either logic 0 or logic 1. Address Register name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 00h control_status_1 TEST1 0 STOP 0 TESTC 0 0 0 01h control_status_2 0 0 0 TI_TP AF TF AIE TIE 02h VL_seconds VL <seconds 00 to 59 coded in BCD> 03h minutes x <minutes 00 to 59 coded in BCD> 04h hours x x <hours 00 to 23 coded in BCD> 05h days x x <days 01 to 31 coded in BCD> 06h weekdays xxxxx <weekdays 0 to 6 in BCD> 07h century_months C x x <months 01 to 12 coded in BCD> 08h years <years 00 to 99 coded in BCD> 09h minute_alarm AE <minute alarm 00 to 59 coded in BCD> 0Ah hour_alarm AE x <hour alarm 00 to 23 coded in BCD> 0Bh day_alarm AE x <day alarm 01 to 31 coded in BCD> 0Ch weekday_alarm AE xxxx <weekday alarm 0 to 6 in BCD> 0Dh CLKOUT_control FE xxxxx FD1 FD0 0Eh timer_control TE xxxxx TD1 TD0 0Fh timer <timer countdown value> Table 4. Control_status_1 - Control and Status register 1 (address 00h) bit description Bit Symbol Value Description 7 TEST1 0 Normal mode 1 EXT_CLK test mode 6 0 default value is logic 0 5 STOP 0 RTC source clock runs 1 all RTC divider chain flip-flops are asynchronously set to logic 0; the RTC clock is stopped (CLKOUT at 32.768 kHz is still available) 4 0 default value is logic 0 3 TESTC 0 Power-on reset override facility is disabled; set to logic 0 for normal operation 1 Power-on reset override may be enabled 2 to 0 0 default value is logic 0 |
Similar Part No. - PCF8563 |
|
Similar Description - PCF8563 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |