Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

W25Q16DVDAIG-TR Datasheet(PDF) 14 Page - Winbond

Part # W25Q16DVDAIG-TR
Description  3V 16M-BIT SERIAL FLASH MEMORY WITH DUAL AND QUAD SPI
Download  80 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  WINBOND [Winbond]
Direct Link  http://www.winbond.com
Logo WINBOND - Winbond

W25Q16DVDAIG-TR Datasheet(HTML) 14 Page - Winbond

Back Button W25Q16DVDAIG-TR Datasheet HTML 10Page - Winbond W25Q16DVDAIG-TR Datasheet HTML 11Page - Winbond W25Q16DVDAIG-TR Datasheet HTML 12Page - Winbond W25Q16DVDAIG-TR Datasheet HTML 13Page - Winbond W25Q16DVDAIG-TR Datasheet HTML 14Page - Winbond W25Q16DVDAIG-TR Datasheet HTML 15Page - Winbond W25Q16DVDAIG-TR Datasheet HTML 16Page - Winbond W25Q16DVDAIG-TR Datasheet HTML 17Page - Winbond W25Q16DVDAIG-TR Datasheet HTML 18Page - Winbond Next Button
Zoom Inzoom in Zoom Outzoom out
 14 / 80 page
background image
- 14 -
7.
STATUS REGISTERS AND INSTRUCTIONS
The Read Status Register-1 and Status Register-2 instructions can be used to provide status on the
availability of the Flash memory array, if the device is write enabled or disabled, the state of write
protection, Quad SPI setting, Security Register lock status and Erase/Program Suspend status. The Write
Status Register instruction can be used to configure the device write protection features, Quad SPI setting
and Security Register OTP lock. Write access to the Status Register is controlled by the state of the non-
volatile Status Register Protect bits (SRP0, SRP1), the Write Enable instruction, and during
Standard/Dual SPI operations, the /WP pin.
7.1
STATUS REGISTERS
7.1.1
BUSY Status (BUSY)
BUSY is a read only bit in the status register (S0) that is set to a 1 state when the device is executing a
Page Program, Quad Page Program, Sector Erase, Block Erase, Chip Erase, Write Status Register or
Erase/Program Security Register instruction. During this time the device will ignore further instructions
except for the Read Status Register and Erase/Program Suspend instruction (see tW, tPP, tSE, tBE, and
tCE in AC Characteristics). When the program, erase or write status/security register instruction has
completed, the BUSY bit will be cleared to a 0 state indicating the device is ready for further instructions.
7.1.2
Write Enable Latch Status (WEL)
Write Enable Latch (WEL) is a read only bit in the status register (S1) that is set to 1 after executing a
Write Enable Instruction. The WEL status bit is cleared to 0 when the device is write disabled. A write
disable state occurs upon power-up or after any of the following instructions: Write Disable, Page
Program, Quad Page Program, Sector Erase, Block Erase, Chip Erase, Write Status Register, Erase
Security Register and Program Security Register.
7.1.3
Block Protect Bits (BP2, BP1, BP0)
The Block Protect Bits (BP2, BP1, BP0) are non-volatile read/write bits in the status register (S4, S3, and
S2) that provide Write Protection control and status. Block Protect bits can be set using the Write Status
Register Instruction (see tW in AC characteristics). All, none or a portion of the memory array can be
protected from Program and Erase instructions (see Status Register Memory Protection table). The
factory default setting for the Block Protection Bits is 0, none of the array protected.
7.1.4
Top/Bottom Block Protect Bit (TB)
The non-volatile Top/Bottom bit (TB) controls if the Block Protect Bits (BP2, BP1, BP0) protect from the
Top (TB=0) or the Bottom (TB=1) of the array as shown in the Status Register Memory Protection table.
The factory default setting is TB=0. The TB bit can be set with the Write Status Register Instruction
depending on the state of the SRP0, SRP1 and WEL bits.
7.1.5
Sector/Block Protect Bit (SEC)
The non-volatile Sector/Block Protect bit (SEC) controls if the Block Protect Bits (BP2, BP1, BP0) protect
either 4KB Sectors (SEC=1) or 64KB Blocks (SEC=0) in the Top (TB=0) or the Bottom (TB=1) of the
array as shown in the Status Register Memory Protection table. The default setting is SEC=0.
7.1.6
Complement Protect Bit (CMP)
The Complement Protect bit (CMP) is a non-volatile read/write bit in the status register (S14). It is used in
conjunction with SEC, TB, BP2, BP1 and BP0 bits to provide more flexibility for the array protection. Once
CMP is set to 1, previous array protection set by SEC, TB, BP2, BP1 and BP0 will be reversed. For
instance, when CMP=0, a top 4KB sector can be protected while the rest of the array is not; when


Similar Part No. - W25Q16DVDAIG-TR

ManufacturerPart #DatasheetDescription
logo
Winbond
W25Q16DVDAIG WINBOND-W25Q16DVDAIG Datasheet
1Mb / 81P
3V 16M-BIT SERIAL FLASH MEMORY WITH DUAL AND QUAD SPI
W25Q16DVDAIG WINBOND-W25Q16DVDAIG Datasheet
1Mb / 80P
3V 16M-BIT SERIAL FLASH MEMORY WITH DUAL AND QUAD SPI
More results

Similar Description - W25Q16DVDAIG-TR

ManufacturerPart #DatasheetDescription
logo
Winbond
W25Q16BV WINBOND-W25Q16BV Datasheet
2Mb / 68P
16M-BIT SERIAL FLASH MEMORY WITH DUAL AND QUAD SPI
W25Q16CL WINBOND-W25Q16CL Datasheet
2Mb / 77P
2.5V 16M-BIT SERIAL FLASH MEMORY WITH DUAL AND QUAD SPI
W25Q16CV WINBOND-W25Q16CV Datasheet
1Mb / 79P
3V 16M-BIT SERIAL FLASH MEMORY WITH DUAL AND QUAD SPI
W25Q16V WINBOND-W25Q16V Datasheet
1Mb / 60P
16M-BIT SERIAL FLASH MEMORY WITH DUAL AND QUAD SPI
W25Q128BV WINBOND-W25Q128BV Datasheet
868Kb / 74P
3V 128M-BIT SERIAL FLASH MEMORY WITH DUAL AND QUAD SPI
W25Q16DVSSIG WINBOND-W25Q16DVSSIG Datasheet
1Mb / 81P
3V 16M-BIT SERIAL FLASH MEMORY WITH DUAL AND QUAD SPI
W25Q16CL WINBOND-W25Q16CL_13 Datasheet
2Mb / 72P
2.5V 16M-BIT SERIAL FLASH MEMORY WITH DUAL AND QUAD SPI
W25Q16CV WINBOND-W25Q16CV_13 Datasheet
1Mb / 81P
3V 16M-BIT SERIAL FLASH MEMORY WITH DUAL AND QUAD SPI
W25Q16DVUUIG-TR WINBOND-W25Q16DVUUIG-TR Datasheet
1Mb / 80P
3V 16M-BIT SERIAL FLASH MEMORY WITH DUAL AND QUAD SPI
W25Q16JV WINBOND-W25Q16JV Datasheet
2Mb / 75P
3V 16M-BIT SERIAL FLASH MEMORY WITH DUAL/QUAD SPI
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com