Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CDCL1810RGZR Datasheet(PDF) 21 Page - Texas Instruments

Click here to check the latest version.
Part # CDCL1810RGZR
Description  Output, High-Performance Clock Distributor
Download  33 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  TI1 [Texas Instruments]
Direct Link  http://www.ti.com
Logo TI1 - Texas Instruments

CDCL1810RGZR Datasheet(HTML) 21 Page - Texas Instruments

Back Button CDCL1810RGZR Datasheet HTML 17Page - Texas Instruments CDCL1810RGZR Datasheet HTML 18Page - Texas Instruments CDCL1810RGZR Datasheet HTML 19Page - Texas Instruments CDCL1810RGZR Datasheet HTML 20Page - Texas Instruments CDCL1810RGZR Datasheet HTML 21Page - Texas Instruments CDCL1810RGZR Datasheet HTML 22Page - Texas Instruments CDCL1810RGZR Datasheet HTML 23Page - Texas Instruments CDCL1810RGZR Datasheet HTML 24Page - Texas Instruments CDCL1810RGZR Datasheet HTML 25Page - Texas Instruments Next Button
Zoom Inzoom in Zoom Outzoom out
 21 / 33 page
background image
CDCL1810
www.ti.com
SLLS781D – FEBRUARY 2007 – REVISED NOVEMBER 2014
10 Application and Implementation
NOTE
Information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.
10.1 Application Information
The CDCL1810 is a high-performance buffer that can generate 10 copies of CML clock outputs from a LVDS
input. The programmable dividers, P0 and P1, give a high flexibility to the ratio of the output frequency to the
input frequency.
10.1.1 Clock Distribution for Multiple TI Keystone DSPs
Figure 8. CDCL1810 Application Drawing
10.1.1.1 Design Requirements
A typical application example is multi DSP chip environment. The CDCL1810 is used to buffer the common
clocks to the DSP.
10.1.1.2 Detailed Design Procedure
The CDCL1810 supports output group phase alignment, if a divider gets reprogrammed. The output group phase
alignment circuit will disable all outputs after changing a single divider. The outputs are enabled after the phases
are aligned. See Figure 9.
If an output gets enabled/disabled, the phase synchronization circuit will ensure that all outputs are in phase. To
ensure phase alignment the outputs needs to be disabled for a short time. See Figure 10.
Copyright © 2007–2014, Texas Instruments Incorporated
Submit Documentation Feedback
21
Product Folder Links: CDCL1810


Similar Part No. - CDCL1810RGZR

ManufacturerPart #DatasheetDescription
logo
Texas Instruments
CDCL1810RGZR TI-CDCL1810RGZR Datasheet
544Kb / 25P
1.8V, 10 Output, High-Performance Clock Distributor
CDCL1810RGZRG4 TI-CDCL1810RGZRG4 Datasheet
544Kb / 25P
1.8V, 10 Output, High-Performance Clock Distributor
More results

Similar Description - CDCL1810RGZR

ManufacturerPart #DatasheetDescription
logo
Texas Instruments
CDCL1810 TI-CDCL1810 Datasheet
544Kb / 25P
1.8V, 10 Output, High-Performance Clock Distributor
CDCE72010 TI-CDCE72010 Datasheet
1Mb / 70P
Ten Output High Performance Clock Synchronizer, Jitter Cleaner, and Clock Distributor
CDCE72010 TI-CDCE72010_09 Datasheet
1Mb / 73P
Ten Output High Performance Clock Synchronizer, Jitter Cleaner, and Clock Distributor
logo
National Semiconductor ...
LMK01000 NSC-LMK01000 Datasheet
431Kb / 18P
1.6 GHz High Performance Clock Buffer, Divider, and Distributor
logo
Texas Instruments
LMK01000 TI1-LMK01000_14 Datasheet
896Kb / 27P
1.6 GHz High Performance Clock Buffer, Divider, and Distributor
CDCLVP1204 TI1-CDCLVP1204_15 Datasheet
1Mb / 32P
Four LVPECL Output, High-Performance Clock Buffer
CDCLVP2106 TI1-CDCLVP2106 Datasheet
724Kb / 23P
12 LVPECL Output, High-Performance Clock Buffer
logo
Maxim Integrated Produc...
MAX3674 MAXIM-MAX3674 Datasheet
314Kb / 19P
High-Performance, Dual-Output, Network Clock Synthesizer
Rev 0; 12/07
logo
Texas Instruments
CDCLVP2108 TI1-CDCLVP2108_16 Datasheet
1Mb / 31P
16-LVPECL Output, High-Performance Clock Buffer
CDCLVP1212 TI-CDCLVP1212 Datasheet
710Kb / 23P
12 LVPECL Output, High-Performance Clock Buffer
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com