Electronic Components Datasheet Search |
|
LMU217 Datasheet(PDF) 1 Page - LOGIC Devices Incorporated |
|
|
LMU217 Datasheet(HTML) 1 Page - LOGIC Devices Incorporated |
1 / 6 page DEVICES INCORPORATED LMU217 16 x 16-bit Parallel Multiplier Multipliers 08/16/2000–LDS.217-H 1 RND is loaded on the rising edge of CLK, provided either ENA or ENB are LOW. RND, when HIGH, adds ‘1’ to the most significant bit position of the least significant half of the product. Subsequent truncation of the 16 least significant bits produces a result correctly rounded to 16-bit precision. At the output, the Right Shift control (RS) selects either of two output formats. RS LOW produces a 31-bit product with a copy of the sign bit inserted in the MSB postion of the least significant half. RS HIGH gives a full 32-bit product. Two 16-bit output registers are provided to hold the most and least significant halves of the result (MSP and LSP) as defined by RS. These registers are loaded on the rising edge of CLK, subject to the ENR control. When ENR is HIGH, clocking of the result registers is prevented. For asynchronous output, these registers may be made transparent by setting the feed through control (FT) HIGH and ENR LOW. The two halves of the product may be routed to a single 16-bit three-state output port (MSP) via a multiplexer. MSPSEL LOW causes the MSP outputs to be driven by the most significant half of the result. MSPSEL HIGH routes the least significant half of the result to the MSP pins. In addition, the LSP is available via the B port through a sepa- rate three-state buffer. u u u u u 25 ns Worst-Case Multiply Time u u u u u Low Power CMOS Technology u u u u u Replaces Cypress CY7C517, IDT 7217L, and AMD Am29517 u u u u u Single Clock Architecture with Register Enables u u u u u Two’s Complement, Unsigned, or Mixed Operands u u u u u Three-State Outputs u u u u u 68-pin PLCC, J-Lead FEATURES DESCRIPTION LMU217 16 x 16-bit Parallel multiplier DEVICES INCORPORATED The LMU217 is a high-speed, low power 16-bit parallel multiplier. The LMU217 produces the 32-bit prod- uct of two 16-bit numbers. Data present at the A inputs, along with the TCA control bit, is loaded into the A register on the rising edge of CLK. B data and the TCB control bit are similarly loaded. Loading of the A and B registers is controlled by the ENA and ENB controls. When HIGH, these con- trols prevent application of the clock to the respective register. The TCA and TCB controls specify the operands as two’s complement when HIGH, or unsigned magnitude when LOW. LMU217 BLOCK DIAGRAM A REGISTER B REGISTER REGISTER RESULT ENA ENB RND FT 16 16 32 16 16 16 OEM OEL A15-0 R31-16 TCA TCB RS ENR FORMAT ADJUST 16 B15-0/ R15-0 MSPSEL CLK |
Similar Part No. - LMU217 |
|
Similar Description - LMU217 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |