![]() |
Electronic Components Datasheet Search |
|
CS43L43-KZ Datasheet(PDF) 30 Page - Cirrus Logic |
|
|
CS43L43-KZ Datasheet(HTML) 30 Page - Cirrus Logic |
30 / 36 page ![]() CS43L43 30 DS479PP3 SWITCHING SPECIFICATIONS - SERIAL AUDIO INTERFACE (Inputs: Logic “0” = GND, Logic “1” = VL.) Notes: 5. This serial clock is required only in Control Port Mode when the MCLK Divide bit is enabled. Parameters Symbol Min Max Units External SCLK Mode MCLK Frequency 1.024 51.2 MHz MCLK Duty Cycle 45 55 % Input Sample Rate Single-Speed Mode Double-Speed Mode Fs Fs 2 50 50 100 kHz kHz LRCK Duty Cycle 40 60 % SCLK Pulse Width Low tsclkl 20 - ns SCLK Pulse Width High tsclkh 20 - ns SCLK Period tsclkw -s SCLK Frequency - Hz SCLK Frequency (Note 10) - Hz SCLK rising to LRCK edge delay tslrd 20 - ns SCLK rising to LRCK edge setup time tslrs 20 - ns SDATA valid to SCLK rising setup time tsdlrs 20 - ns SCLK rising to SDATA hold time tsdh 20 - ns 2 MCLK ------------------ MCLK 2 ------------------ MCLK 4 ------------------ sclkh t slrs t slrd t sdlrs t sd h t sclkl t SD AT A SC LK LR C K Figure 19. External Se- rial Mode Input Timing |
Similar Part No. - CS43L43-KZ |
|
Similar Description - CS43L43-KZ |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |