Electronic Components Datasheet Search |
|
A67L83161 Datasheet(PDF) 6 Page - AMIC Technology |
|
A67L83161 Datasheet(HTML) 6 Page - AMIC Technology |
6 / 19 page A67L83161/A67L83181/ A67L73321/A67L73361 Series PRELIMINARY (September, 1999, Version 0.1) 5 AMIC Technology, Inc. Pin Description Pin No. Symbol Description LQFP (X16/X18) LQFP (X32/X36) 37 36 35,34,33,32, 100,99,82,81, 44,45,46,47, 48,49,50 80 37 36 35,34,33,32, 100,99,82,81, 44,45,46,47, 48,49,50 A0 A1 A2 - A16 A17 Synchronous Address Inputs : These inputs are registered and must meet the setup and hold times around the rising edge of CLK. Pins 83 and 84 are reserved as address bits for higher-density 9Mb and 18Mb DBA SRAMs, respectively. A0 and A1 are the two lest significant bits (LSB) of the address field and set the internal burst counter if burst is desired. 93 (BW1) 94 (BW2 ) 93 (BW1) 94 (BW2 ) 95 (BW3 ) 96 (BW4 ) BW1 BW2 BW3 BW4 Synchronous Byte Write Enables : These active low inputs allow individual bytes to be written when a WRITE cycle is active and must meet the setup and hold times around the rising edge of CLK. BYTE WRITEs need to be asserted on the same cycle as the address, BWs are associated with addresses and apply to subsequent data. BW1 controls I/Oa pins; BW2 controls I/Ob pins; BW3 controls I/Oc pins; BW4 controls I/Od pins. 89 89 CLK Clock : This signal registers the address, data, chip enables, byte write enables and burst control inputs on its rising edge. All synchronous inputs must meet setup and hold times around the clock’s rising edge. 98 98 CE Synchronous Chip Enable : This active low input is used to enable the device. This input is sampled only when a new external address is loaded (ADV/LD LOW). 92 92 CE2 Synchronous Chip Enable : This active low input is used to enable the device and is sampled only when a new external address is loaded (ADV/LD LOW). This input can be used for memory depth expansion. 97 97 CE2 Synchronous Chip Enable : This active high input is used to enable the device and is sampled only when a new external address is loaded (ADV/LD LOW). This input can be used for memory depth expansion. 86 86 OE Output Enable : This active low asynchronous input enables the data I/O output drivers. 85 85 ADV/LD Synchronous Address Advance/Load : When HIGH, this input is used to advance the internal burst counter, controlling burst access after the external address is loaded. When HIGH, R/ W is ignored. A LOW on this pin permits a new address to be loaded at CLK rising edge. |
Similar Part No. - A67L83161 |
|
Similar Description - A67L83161 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |