Electronic Components Datasheet Search |
|
AD28MSP01 Datasheet(PDF) 9 Page - Analog Devices |
|
|
AD28MSP01 Datasheet(HTML) 9 Page - Analog Devices |
9 / 28 page AD28msp01 REV. A –9– Control Register 4 address = 0x04 This register is the Receive Phase Adjust Register and it is used to: • Change the phase of the receive clocks (RBAUD, RBIT, RCONV) 0 0 0000 000 0 0 0 0 0 0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 0 0 – Phase advance 1 – Phase retard P7-0 Phase Shift Magnitude The amount of time slipped or advanced is defined as this number represented by P7-P0 times the master clock period. Once you have written a value to the register, subsequent writes are ignored until the register is finished incrementing/decrementing to zero. The phase advance or slip is equal to the master clock period (13.824 MHz) multiplied by the signed-magnitude 9-bit value in Control Register 4. The AD28msp01 decrements Control Register 4 as it adjusts the phase of RCONV. Control Register 4 will equal zero when the phase shift is complete. Control Register 5 address = 0x05 This register is the Transmit Phase Adjust Register and it is used to: • Change the phase of the Transmit clocks (TBAUD, TBIT, TCONV) 0 0 0000 000 0 0 0 0 0 0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 0 0 – Phase advance 1 – Phase retard P7-0 Phase Shift Magnitude The amount of time slipped or advanced is defined as this number represented by P7-P0 times the master clock period. This register must be equal to zero before its value can be changed. Once you have written a value to the register, subse- quent writes are ignored until the register is finished incrementing/ decrementing to zero. The phase advance or slip is equal to the master clock period (13.824 MHz) multiplied by the signed-magnitude 9-bit value in Control Register 5. The AD28msp01 decrements Control Regis- ter 5 as it adjusts the phase of TCONV. Control Register 5 will equal zero when the phase shift is complete. Soft Resets Certain conditions cause the AD28msp01 to perform a soft reset; the DSP is reset but the control register values do not change. Table I shows when a soft reset is caused by changing the values of certain control register bits while the device is operating. When these bits are modified, the AD28msp01 will perform a soft reset and start up again in the new configuration. Reserved bits in the control registers should always be set to zero. Table I. Soft Reset Bits Configures Control Register 0, SR1–SR0 Sampling rate Control Register 0, OP2–OP0 Clock generation operating modes (async-to-V.32 or V.32-to-async) Control Register 0, TS3–TS0 TSYNC rate Control Register 1, FB2–FB0 Filter bypass configuration Control Register 1, SA87 Sampling rate scaling by 8/7 Data Registers The AD28msp01 contains four data registers. Data Register 0 address = 0x06 DAC Input Register (write-only): The 16-bit twos complement values written to this register are input to the AD28msp01’s digital-to-analog converter. |
Similar Part No. - AD28MSP01 |
|
Similar Description - AD28MSP01 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |