Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

MCM72BB64SG66 Datasheet(PDF) 5 Page - Motorola, Inc

Part # MCM72BB64SG66
Description  256KB and 512KB BurstRAM Secondary Cache Module for Pentium
Download  14 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  MOTOROLA [Motorola, Inc]
Direct Link  http://www.freescale.com
Logo MOTOROLA - Motorola, Inc

MCM72BB64SG66 Datasheet(HTML) 5 Page - Motorola, Inc

  MCM72BB64SG66 Datasheet HTML 1Page - Motorola, Inc MCM72BB64SG66 Datasheet HTML 2Page - Motorola, Inc MCM72BB64SG66 Datasheet HTML 3Page - Motorola, Inc MCM72BB64SG66 Datasheet HTML 4Page - Motorola, Inc MCM72BB64SG66 Datasheet HTML 5Page - Motorola, Inc MCM72BB64SG66 Datasheet HTML 6Page - Motorola, Inc MCM72BB64SG66 Datasheet HTML 7Page - Motorola, Inc MCM72BB64SG66 Datasheet HTML 8Page - Motorola, Inc MCM72BB64SG66 Datasheet HTML 9Page - Motorola, Inc Next Button
Zoom Inzoom in Zoom Outzoom out
 5 / 14 page
background image
MCM72BB32
•MCM72BB64
5
MOTOROLA FAST SRAM
MCM67B618 BLOCK DIAGRAM (See Note)
DQ0 – DQ8
CLR
Q0
Q1
A0
A1
K
ADSC
ADSP
A0 – A15
E
G
ADDRESS
REGISTER
WRITE
REGISTER
ENABLE
REGISTER
DATA–IN
REGISTERS
OUTPUT
BUFFER
64K
× 18
MEMORY
ARRAY
ADV
BURST LOGIC
INTERNAL
ADDRESS
A0
A1
16
9
18
16
2
A2 – A15
A1 – A0
DQ9 – DQ17
9
9
9
9
9
UW
LW
NOTE:
All registers are positive–edge triggered. The ADSC or ADSP signals control the duration of the burst and the start of the
next burst. When ADSP is sampled low, any ongoing burst is interrupted and a read (independent of W and ADSC) is per-
formed using the new external address. Alternatively, an ADSP–initiated two cycle WRITE can be performed by asserting
ADSP and a valid address on the first cycle, then negating both ADSP and ADSC and asserting LW and/or UW with valid
data on the second cycle (see Single Write Cycle in WRITE CYCLES timing diagram).
When ADSC is sampled low (and ADSP is sampled high), any ongoing burst is interrupted and a read or write (dependent
on W) is performed using the new external address. Chip enable (E) is sampled only when a new base address is loaded.
After the first cycle of the burst, ADV controls subsequent burst cycles. When ADV is sampled low, the internal address
is advanced prior to the operation. When ADV is sampled high, the internal address is not advanced, thus inserting a wait
state into the burst sequence accesses. Upon completion of a burst, the address will wrap around to its initial state. See
BURST SEQUENCE TABLE. Write refers to either or both byte write enables (LW, UW).
BURST SEQUENCE TABLE (See Note)
External Address
A15 – A2
A1
A0
1st Burst Address
A15 – A2
A1
A0
2nd Burst Address
A15 – A2
A1
A0
3rd Burst Address
A15 – A2
A1
A0
NOTE: The burst wraps around to its initial state upon completion.


Similar Part No. - MCM72BB64SG66

ManufacturerPart #DatasheetDescription
logo
Motorola, Inc
MCM72BA32 MOTOROLA-MCM72BA32 Datasheet
237Kb / 14P
   256KB and 512KB BurstRAM Secondary Cache Module for Pentium
MCM72BA32SG50 MOTOROLA-MCM72BA32SG50 Datasheet
237Kb / 14P
   256KB and 512KB BurstRAM Secondary Cache Module for Pentium
MCM72BA32SG60 MOTOROLA-MCM72BA32SG60 Datasheet
237Kb / 14P
   256KB and 512KB BurstRAM Secondary Cache Module for Pentium
MCM72BA32SG66 MOTOROLA-MCM72BA32SG66 Datasheet
237Kb / 14P
   256KB and 512KB BurstRAM Secondary Cache Module for Pentium
MCM72BA64SG50 MOTOROLA-MCM72BA64SG50 Datasheet
237Kb / 14P
   256KB and 512KB BurstRAM Secondary Cache Module for Pentium
More results

Similar Description - MCM72BB64SG66

ManufacturerPart #DatasheetDescription
logo
Motorola, Inc
MCM72BA32 MOTOROLA-MCM72BA32 Datasheet
237Kb / 14P
   256KB and 512KB BurstRAM Secondary Cache Module for Pentium
MCM72CF32 MOTOROLA-MCM72CF32 Datasheet
259Kb / 14P
   256KB and 512KB BurstRAM Secondary Cache Module for Pentium
MCM72BF32 MOTOROLA-MCM72BF32 Datasheet
253Kb / 14P
   256KB and 512KB BurstRAM Secondary Cache Module for Pentium
MCM72CB32 MOTOROLA-MCM72CB32 Datasheet
260Kb / 14P
   256KB and 512KB BurstRAM Secondary Cache Module for Pentium
MCM72JG32 MOTOROLA-MCM72JG32 Datasheet
296Kb / 16P
   256KB and 512KB Pipelined BurstRAM Secondary Cache Module for Pentium
MPC2002 MOTOROLA-MPC2002 Datasheet
234Kb / 14P
   256KB and 512KB BurstRAM Secondary Cache Module for PowerPC - Based Systems
MPC2004 MOTOROLA-MPC2004 Datasheet
84Kb / 6P
   256KB and 512KB BurstRAM Secondary Cache Modules for PowerPC PReP/CHRP Platforms
MPC2104P MOTOROLA-MPC2104P Datasheet
158Kb / 16P
   256KB/512KB BurstRAM Secondary Cache Modules for PowerPC PReP/CHRP Platforms
MPC2104 MOTOROLA-MPC2104 Datasheet
228Kb / 24P
   256KB and 512KB BurstRAM Secondary Cache Modules for PowerPC PReP/CHRP Platforms
MCM64PC32 MOTOROLA-MCM64PC32 Datasheet
180Kb / 16P
   256K/512K Pipelined BurstRAM Secondary Cache Module for Pentium
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com