![]() |
Electronic Components Datasheet Search |
|
9EMS9633BKILFT Datasheet(PDF) 14 Page - Integrated Device Technology |
|
|
9EMS9633BKILFT Datasheet(HTML) 14 Page - Integrated Device Technology |
14 / 22 page ![]() IDTTM/ICSTM Ultra Mobile PC Clock for Embedded Applications 1617—08/19/09 ICS9EMS9633 ULTRA MOBILE PC CLOCK FOR EMBEDDED APPLICATIONS 14 Datasheet Byte 2 Output Enable Register Bit(s) Pin # Name Description Type 0 1 Default 7 CPU0 Enable This bit controls whether the CPU[0] output buffer is enabled or not. RW 0 = Disabled 1 = Enabled 1 6 CPU1 Enable This bit controls whether the CPU[1] output buffer is enabled or not. RW 0 = Disabled 1 = Enabled 1 5 CPU2 Enable This bit controls whether the CPU[2] output buffer is enabled or not. RW 0 = Disabled 1 = Enabled 1 4 SRC0 Enable This bit controls whether the SRC[0] output buffer is enabled or not. RW 0 = Disabled 1 = Enabled 1 3 SRC1 Enable This bit controls whether the SRC[1] output buffer is enabled or not. RW 0 = Disabled 1 = Enabled 1 2 SRC2 Enable This bit controls whether the SRC[2] output buffer is enabled or not. RW 0 = Disabled 1 = Enabled 1 1 DOT Enable This bit controls whether the DOT output buffer is enabled or not. RW 0 = Disabled 1 = Enabled 1 0 LCD100 Enable This bit controls whether the LCD output buffer is enabled or not. RW 0 = Disabled 1 = Enabled 1 Byte 3 Output Control Register Bit(s) Pin # Name Description Type 0 1 Default 7 0 6 0 5 REF Enable This bit controls whether the REF output buffer is enabled or not. RW 0 = Disabled 1 = Enabled 1 4 3 2 CPU0 Stop Enable This bit controls whether the CPU[0] output buffer is free-running or stoppable. If it is set to stoppable the CPU[0] output buffer will be disabled with the assertion of CPU_STP#. RW Free Running Stoppable 0 1 CPU1 Stop Enable This bit controls whether the CPU[1] output buffer is free-running or stoppable. If it is set to stoppable the CPU[1] output buffer will be disabled with the assertion of CPU_STP#. RW Free Running Stoppable 0 0 CPU2 Stop Enable This bit controls whether the CPU[2] output buffer is free-running or stoppable. If it is set to stoppable the CPU[2] output buffer will be disabled with the assertion of CPU_STP#. RW Free Running Stoppable 0 10 REF Slew 00 = Slow Edge Rate 01 = Medium Edge Rate 10 = Fast Edge Rate 11 = Reserved RW These bits control the edge rate of the REF clock. Reserved Reserved |
Similar Part No. - 9EMS9633BKILFT |
|
Similar Description - 9EMS9633BKILFT |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |