Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

313079-001 Datasheet(PDF) 65 Page - Intel Corporation

Part # 313079-001
Description  Dual-Core Intel Xeon Processor
Download  104 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  INTEL [Intel Corporation]
Direct Link  http://www.intel.com
Logo INTEL - Intel Corporation

313079-001 Datasheet(HTML) 65 Page - Intel Corporation

Back Button 313079-001 Datasheet HTML 61Page - Intel Corporation 313079-001 Datasheet HTML 62Page - Intel Corporation 313079-001 Datasheet HTML 63Page - Intel Corporation 313079-001 Datasheet HTML 64Page - Intel Corporation 313079-001 Datasheet HTML 65Page - Intel Corporation 313079-001 Datasheet HTML 66Page - Intel Corporation 313079-001 Datasheet HTML 67Page - Intel Corporation 313079-001 Datasheet HTML 68Page - Intel Corporation 313079-001 Datasheet HTML 69Page - Intel Corporation Next Button
Zoom Inzoom in Zoom Outzoom out
 65 / 104 page
background image
Dual-Core Intel® Xeon® Processor 5000 Series Datasheet
65
Signal Definitions
IGNNE#
I
IGNNE# (Ignore Numeric Error) is asserted to force the processor to ignore a
numeric error and continue to execute noncontrol floating-point instructions. If
IGNNE# is deasserted, the processor generates an exception on a noncontrol
floating-point instruction if a previous floating-point instruction caused an error.
IGNNE# has no effect when the NE bit in control register 0 (CR0) is set.
IGNNE# is an asynchronous signal. However, to ensure recognition of this signal
following an I/O write instruction, it must be valid along with the TRDY# assertion of
the corresponding I/O write bus transaction.
2
INIT#
I
INIT# (Initialization), when asserted, resets integer registers inside all processors
without affecting their internal caches or floating-point registers. Each processor then
begins execution at the power-on Reset vector configured during power-on
configuration. The processor continues to handle snoop requests during INIT#
assertion. INIT# is an asynchronous signal and must connect the appropriate pins of
all processor FSB agents.
2
LINT[1:0]
I
LINT[1:0] (Local APIC Interrupt) must connect the appropriate pins of all FSB
agents. When the APIC functionality is disabled, the LINT0/INTR signal becomes
INTR, a maskable interrupt request signal, and LINT1/NMI becomes NMI, a
nonmaskable interrupt. INTR and NMI are backward compatible with the signals of
those names on the Pentium® processor. Both signals are asynchronous.
These signals must be software configured via BIOS programming of the APIC
register space to be used either as NMI/INTR or LINT[1:0]. Because the APIC is
enabled by default after Reset, operation of these pins as LINT[1:0] is the default
configuration.
2
LL_ID[1:0]
O
The LL_ID[1:0] signals are used to select the correct loadline slope for the processor.
The Dual-Core Intel Xeon Processor 5000 series pull these signals to ground on the
package for a logic 0 as these signals are not connected to the processor die. A logic
1 is a no-connect on the Dual-Core Intel Xeon Processor 5000 series package.
LOCK#
I/O
LOCK# indicates to the system that a transaction must occur atomically. This signal
must connect the appropriate pins of all processor FSB agents. For a locked series of
transactions, LOCK# is asserted from the beginning of the first transaction to the end
of the last transaction.
When the priority agent asserts BPRI# to arbitrate for ownership of the processor
FSB, it will wait until it observes LOCK# deasserted. This enables symmetric agents
to retain ownership of the processor FSB throughout the bus locked operation and
ensure the atomicity of lock.
3
MCERR#
I/O
MCERR# (Machine Check Error) is asserted to indicate an unrecoverable
error without a bus protocol violation. It may be driven by all processor
FSB agents.
MCERR# assertion conditions are configurable at a system level. Assertion
options are defined by the following options:
Enabled or disabled.
Asserted, if configured, for internal errors along with IERR#.
Asserted, if configured, by the request initiator of a bus transaction
after it observes an error.
Asserted by any bus agent when it observes an error in a bus
transaction.
For more details regarding machine check architecture, refer to the IA-32 Software
Developer’s Manual, Volume 3: System Programming Guide.
MS_ID[1:0]
O
These signals are provided to indicate the Market Segment for the processor and
may be used for future processor compatibility or for keying. The Dual-Core Intel
Xeon Processor 5000 series pull these signals to ground on the package for a logic 0
as these signals are not connected to the processor die. A logic 1 is a no-connect on
the Dual-Core Intel Xeon Processor 5000 series package.
PROCHOT#
O
PROCHOT# (Processor Hot) will go active when the processor’s temperature
monitoring sensor detects that the processor has reached its maximum safe
operating temperature. This indicates that the Thermal Control Circuit (TCC) has
been activated, if enabled. The TCC will remain active until shortly after the
processor deasserts PROCHOT#. See Section 6.2.3 for more details. PROCHOT#
from each processor socket should be kept separated and not tied together on
platform designs.
Table 5-1.
Signal Definitions (Sheet 5 of 8)
Name
Type
Description
Notes


Similar Part No. - 313079-001

ManufacturerPart #DatasheetDescription
logo
Intel Corporation
313072-002 INTEL-313072-002 Datasheet
3Mb / 250P
Advanced Memory Buffer
More results

Similar Description - 313079-001

ManufacturerPart #DatasheetDescription
logo
National Instruments Co...
PXI-8105 NI-PXI-8105 Datasheet
519Kb / 6P
Intel Core Duo Processor T2500(2.0 GHz dual core)
PXIE-8108 NI-PXIE-8108 Datasheet
732Kb / 7P
Intel Core 2 Duo T9400 processor(2.53 GHz dual core)
logo
Intel Corporation
314054-002 INTEL-314054-002 Datasheet
1Mb / 108P
Dual-Core Intel Itanium Processor
314915-002 INTEL-314915-002 Datasheet
2Mb / 102P
Dual-Core Intel Xeon Processor
316981-005 INTEL-316981-005 Datasheet
1Mb / 104P
Intel Pentium Dual-Core Desktop Processor
logo
DFI Inc
H960MD-CM236 DFI-H960MD-CM236 Datasheet
720Kb / 2P
6th Gen Intel Xeon/Core Processor COM Express Basic
logo
Adlink Technology Inc.
VPX3020 ADLINK-VPX3020 Datasheet
743Kb / 3P
Rugged 3U VPX Intel Xeon and Core i3 Processor Blade
logo
Advantech Co., Ltd.
MIO-5393 ADVANTECH-MIO-5393 Datasheet
1Mb / 6P
9th/8th Gen. Intel Xeon /Core™ Processor, 3.5" SBC w/ MIOe
1-Sep-2021
MIC-3397 ADVANTECH-MIC-3397 Datasheet
351Kb / 2P
6U CompactPCI Quad Core Intel® Xeon® Processor Blade
10-Mar-2020
logo
AAEON Technology
EPIC-TGH7 AAEON-EPIC-TGH7 Datasheet
504Kb / 2P
EPIC Board with 11th Generation Intel® Xeon™ / Core™ Processor
2022/08/12
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100  ...More


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com