Electronic Components Datasheet Search |
|
EBD51RC4AAFA Datasheet(PDF) 9 Page - Elpida Memory |
|
|
EBD51RC4AAFA Datasheet(HTML) 9 Page - Elpida Memory |
9 / 17 page EBD10RD4ABFA Preliminary Data Sheet E0274E40 (Ver. 4.0) 9 Differential Clock Net Wiring (CK0, /CK0) 120 Ω 240 Ω (Typically two registers per DIMM) 0ns (nominal) 240 Ω 120 Ω 120 Ω CK0 Notes: 1. The clock delay from the input of the PLL clock to the input of any SDRAM or register willl be set to 0 ns (nominal). 2. Input, output and feedback clock lines are terminated from line to line as shown, and not from line to ground. 3. Only one PLL output is shown per output type. Any additional PLL outputs will be wired in a similar manner. 4. Termination resistors for feedback path clocks are located after the pins of the PLL. C /CK0 SDRAM stack SDRAM stack Register1 Register2 PLL Feedback IN OUT1 OUT'N' |
Similar Part No. - EBD51RC4AAFA |
|
Similar Description - EBD51RC4AAFA |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |