62 / 153 page
CONFIDENTIAL
PRELIMINARY
CYNSE10512
CYNSE10256
CYNSE10128
Document #: 38-02069 Rev. *F
Page 62 of 153
Search2
Search4
W
X
Y
Z
10
10
10
10
A B A B A B A B
cycle
CLK2X
CMDV
CMD[1:0]
DQ
CE_L
OE_L
(This
CMD[10:2]
WE_L
1
cycle
2
cycle
3
cycle
4
cycle
5
cycle
6
cycle
7
cycle
8
cycle
9
cycle
10
CFG[N:0] are all zeroes for Non-Enhanced Mode, N = 63 for CYNSE10512,
31 for CYNSE10256, 15 for CYNSE10128
NES = 00 (binary) in each block for Enhanced Mode.
HLAT = 010 (binary), TLSZ = 01 (binary), LRAM = 0 (binary), LDEV = 0 (binary).
Note: |(LHI[6:0]) stands for the boolean ‘OR’ of the entire bus LHI[6:0].
Note: Each bit in LHO[1:0] is the same logical signal.
PHS_L
SADR[M:0]
SSF
SSV
ALE_L
Search1
Search3
Search4
Search1
Search3
Addr
Addr
z
z
z
z
z
z
z
z
z
z
z
z
z
z
0
0
1
0
0
1
1
1
z
z
device is
the global
winner.)
(This
device is
the global
winner.)
|(LHI[6:0])
0
this device.)
(Miss on
this device.)
LHO[1:0]
Search2
(Miss on
Figure 6-10. Timing Diagram for 72-bit Search Device Number 0
W
Y
M = 25 for CYNSE10512, 24 for CYNSE10256, 23 for CYNSE10128
z
1
1
z
z
[+] Feedback
[+] Feedback