Electronic Components Datasheet Search |
|
CDCL1810RGZRG4 Datasheet(PDF) 11 Page - Texas Instruments |
|
|
|
CDCL1810RGZRG4 Datasheet(HTML) 11 Page - Texas Instruments |
11 / 25 page www.ti.com SDA/SCL Timing Characteristics SCL SDA t (BUS) t SU(SDATA) t (SDATA) h t r(SM) t r(SM) t f(SM) t f(SM) t w(SCLH) V IH(SM) V IH(SM) V IL(SM) V IL(SM) P S Bit7(MSB) Bit0(LSB) Bit6 A P t SU(STOP) t (START) h t SU(START) t w(SCLL) SDA/SCL Programming Sequence 1 7 1 1 8 1 1 S SlaveAddress DataByte Wr A A P S Sr Rd Wr A N P Startcondition Repeatedstartcondition Read(bitvalue=1) Write(bitvalue=0) Acknowledge(bitvalue=0) Notacknowledge(bitvalue=1) Stopcondition MastertoSlavetransmission SlavetoMastertransmission CDCL1810 SLLS781A – FEBRUARY 2007 – REVISED MARCH 2007 TIMING CHARACTERISTICS Figure 3. Timing Diagram for the SDA/SCL Serial Control Interface LEGEND FOR PROGRAMMING SEQUENCE Byte Write Programming Sequence: 1 7 1 1 8 1 8 1 1 S Slave Address Wr A Command Code A Data Byte A P Byte Read Programming Sequence: 1 7 1 1 8 1 1 7 1 1 8 1 1 Wr Command S Slave Address A A S Slave Address Rd A Data Byte N P Code 11 Submit Documentation Feedback |
Similar Part No. - CDCL1810RGZRG4 |
|
Similar Description - CDCL1810RGZRG4 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |