Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CDCL6010 Datasheet(PDF) 13 Page - Texas Instruments

Click here to check the latest version.
Part # CDCL6010
Description  1.8V, 11 Output Clock Multiplier, Distributor, Jitter Cleaner, and Buffer
Download  24 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  TI [Texas Instruments]
Direct Link  http://www.ti.com
Logo TI - Texas Instruments

CDCL6010 Datasheet(HTML) 13 Page - Texas Instruments

Back Button CDCL6010 Datasheet HTML 9Page - Texas Instruments CDCL6010 Datasheet HTML 10Page - Texas Instruments CDCL6010 Datasheet HTML 11Page - Texas Instruments CDCL6010 Datasheet HTML 12Page - Texas Instruments CDCL6010 Datasheet HTML 13Page - Texas Instruments CDCL6010 Datasheet HTML 14Page - Texas Instruments CDCL6010 Datasheet HTML 15Page - Texas Instruments CDCL6010 Datasheet HTML 16Page - Texas Instruments CDCL6010 Datasheet HTML 17Page - Texas Instruments Next Button
Zoom Inzoom in Zoom Outzoom out
 13 / 24 page
background image
www.ti.com
Byte 3:
Byte 4:
Byte 5:
CDCL6010
SLLS780 – FEBRUARY 2007
Bit
Power Up
Bit
Name
Description/Function
Type
Condition
Reference To
7
RES
Reserved
R/W
0
6
RES
Reserved
R/W
0
5
PLLLOC
PLL Lock Overwrite: If 1 output not gated by PLL Lock status.
R/W
0
K OW
4
PH0[4]
Phase select for YP[4:0] and YN[4:0]
R/W
0
Table 4, Table 5
3
PH0[3]
Phase select for YP[4:0] and YN[4:0]
R/W
0
Table 4, Table 5
2
PH0[2]
Phase select for YP[4:0] and YN[4:0]
R/W
0
Table 4, Table 5
1
PH0[1]
Phase select for YP[4:0] and YN[4:0]
R/W
0
Table 4, Table 5
0
PH0[0]
Phase select for YP[4:0] and YN[4:0]
R/W
0
Table 4, Table 5
Power Up
Bit
Bit Name
Description/Function
Type
Condition
Reference To
7
RES
Reserved
R/W
0
6
RES
Reserved
R/W
0
5
ENP0
Post-divider P0 enable. If 0, output YP[4:0] and YN[4:0] are disabled
R/W
1
4
ENBP0
Bypass PLL for post-divider P0. If 1, input is CLKP/CLKN; if 0 input is PLL
R/W
0
clock
3
SELP0[3]
Divide ratio select for post-divider P0
R/W
0
Table 1
2
SELP0[2]
Divide ratio select for post-divider P0
R/W
1
Table 1
1
SELP0[1]
Divide ratio select for post-divider P0
R/W
1
Table 1
0
SELP0[0]
Divide ratio select for post-divider P0
R/W
1
Table 1
Power Up
Bit
Bit Name
Description/Function
Type
Condition
Reference To
7
EN
Chip enable; if 0 chip is in Iddq mode
R/W
1
6
ENDRV10
YP10, YN10 enable; if 0 output is disabled
R/W
1
5
ENDRV9
YP[9], YN[9] enable; if 0 output is disabled
R/W
1
4
ENDRV8
YP[8], YN[8] enable; if 0 output is disabled
R/W
1
3
ENDRV7
YP[7], YN[7] enable; if 0 output is disabled
R/W
1
2
ENDRV6
YP[6], YN[6] enable; if 0 output is disabled
R/W
1
1
ENDRV5
YP[5], YN[5] enable; if 0 output is disabled
R/W
1
0
ENDRV4
YP[4], YN[4] enable; if 0 output is disabled
R/W
1
13
Submit Documentation Feedback


Similar Part No. - CDCL6010

ManufacturerPart #DatasheetDescription
logo
Texas Instruments
CDCL6010 TI-CDCL6010 Datasheet
584Kb / 27P
[Old version datasheet]   1.8V, 11 Output Clock Multiplier, Distributor, Jitter Cleaner, and Buffer
CDCL6010RGZR TI-CDCL6010RGZR Datasheet
584Kb / 27P
[Old version datasheet]   1.8V, 11 Output Clock Multiplier, Distributor, Jitter Cleaner, and Buffer
CDCL6010RGZRG4 TI-CDCL6010RGZRG4 Datasheet
584Kb / 27P
[Old version datasheet]   1.8V, 11 Output Clock Multiplier, Distributor, Jitter Cleaner, and Buffer
CDCL6010RGZT TI-CDCL6010RGZT Datasheet
584Kb / 27P
[Old version datasheet]   1.8V, 11 Output Clock Multiplier, Distributor, Jitter Cleaner, and Buffer
CDCL6010RGZTG4 TI-CDCL6010RGZTG4 Datasheet
584Kb / 27P
[Old version datasheet]   1.8V, 11 Output Clock Multiplier, Distributor, Jitter Cleaner, and Buffer
More results

Similar Description - CDCL6010

ManufacturerPart #DatasheetDescription
logo
Texas Instruments
CDCL6010 TI-CDCL6010_07 Datasheet
584Kb / 27P
[Old version datasheet]   1.8V, 11 Output Clock Multiplier, Distributor, Jitter Cleaner, and Buffer
CDCE72010 TI-CDCE72010 Datasheet
1Mb / 70P
[Old version datasheet]   Ten Output High Performance Clock Synchronizer, Jitter Cleaner, and Clock Distributor
CDCE72010 TI-CDCE72010_09 Datasheet
1Mb / 73P
[Old version datasheet]   Ten Output High Performance Clock Synchronizer, Jitter Cleaner, and Clock Distributor
LMK04906 TI1-LMK04906_15 Datasheet
1Mb / 113P
[Old version datasheet]   Ultra Low Noise Clock Jitter Cleaner/Multiplier
logo
Analog Devices
AD9523 AD-AD9523 Datasheet
1,011Kb / 60P
   Jitter Cleaner and Clock Generator
AD9524 AD-AD9524_15 Datasheet
973Kb / 56P
   Jitter Cleaner and Clock Generator
logo
Texas Instruments
LMK04100 TI1-LMK04100_14 Datasheet
1Mb / 52P
[Old version datasheet]   Family Clock Jitter Cleaner
logo
Integrated Circuit Syst...
ICS2059-02 ICST-ICS2059-02 Datasheet
210Kb / 11P
   Clock Multiplier and Jitter Attenuator
logo
Renesas Technology Corp
ICS2059-02 RENESAS-ICS2059-02 Datasheet
454Kb / 13P
   CLOCK MULTIPLIER AND JITTER ATTENUAT
logo
Texas Instruments
CDCS504-Q1 TI1-CDCS504-Q1 Datasheet
1Mb / 18P
[Old version datasheet]   Clock Buffer and Clock Multiplier
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com