![]() |
Electronic Components Datasheet Search |
|
83C453 Datasheet(PDF) 9 Page - NXP Semiconductors |
|
|
83C453 Datasheet(HTML) 9 Page - NXP Semiconductors |
9 / 26 page ![]() Philips Semiconductors Preliminary specification 83C453/87C453 80C51 8-bit microcontroller family 8K/256 OTP/ROM, expanded I/O 1998 Apr 23 9 SCON Address = 98H Reset Value = 0000 0000B SM0/FE SM1 SM2 REN TB8 RB8 Tl Rl Bit Addressable (SMOD0 = 0/1)* Symbol Function FE Framing Error bit. This bit is set by the receiver when an invalid stop bit is detected. The FE bit is not cleared by valid frames but should be cleared by software. The SMOD0 bit must be set to enable access to the FE bit. SM0 Serial Port Mode Bit 0, (SMOD0 must = 0 to access bit SM0) SM1 Serial Port Mode Bit 1 SM0 SM1 Mode Description Baud Rate** 0 0 0 shift register fOSC/12 0 1 1 8-bit UART variable 1 0 2 9-bit UART fOSC/64 or fOSC/32 1 1 3 9-bit UART variable SM2 Enables the Automatic Address Recognition feature in Modes 2 or 3. If SM2 = 1 then Rl will not be set unless the received 9th data bit (RB8) is 1, indicating an address, and the received byte is a Given or Broadcast Address. In Mode 1, if SM2 = 1 then Rl will not be activated unless a valid stop bit was received, and the received byte is a Given or Broadcast Address. In Mode 0, SM2 should be 0. REN Enables serial reception. Set by software to enable reception. Clear by software to disable reception. TB8 The 9th data bit that will be transmitted in Modes 2 and 3. Set or clear by software as desired. RB8 In modes 2 and 3, the 9th data bit that was received. In Mode 1, if SM2 = 0, RB8 is the stop bit that was received. In Mode 0, RB8 is not used. Tl Transmit interrupt flag. Set by hardware at the end of the 8th bit time in Mode 0, or at the beginning of the stop bit in the other modes, in any serial transmission. Must be cleared by software. Rl Receive interrupt flag. Set by hardware at the end of the 8th bit time in Mode 0, or halfway through the stop bit time in the other modes, in any serial reception (except see SM2). Must be cleared by software. NOTE: *SMOD0 is located at PCON6. **fOSC = oscillator frequency SU00043 Bit: 7654 321 0 Figure 5. Serial Port Control Register (SCON) SMOD1 SMOD0 – POF LVF GF0 GF1 IDL PCON (87H) SM0 / FE SM1 SM2 REN TB8 RB8 TI RI SCON (98H) D0 D1 D2 D3 D4 D5 D6 D7 D8 STOP BIT DATA BYTE ONLY IN MODE 2, 3 START BIT SET FE BIT IF STOP BIT IS 0 (FRAMING ERROR) SM0 TO UART MODE CONTROL 0 : SCON.7 = SM0 1 : SCON.7 = FE SU00044 Figure 6. UART Framing Error Detection |
Similar Part No. - 83C453 |
|
Similar Description - 83C453 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |