Electronic Components Datasheet Search |
|
CS8421-CZZ Datasheet(PDF) 9 Page - Cirrus Logic |
|
|
CS8421-CZZ Datasheet(HTML) 9 Page - Cirrus Logic |
9 / 36 page CS8421 DS641PP1 9 Notes: 6. After powering up the CS8421, RST should be held low until the power supplies and clocks are settled. 7. The maximum possible sample rate is XTI/128. 8. OLRCK must remain high for at least 8 OSCLK periods in TDM mode. 9. Only the input or the output serial port can be set as master at a given time. Master Mode (Note 9) I/OSCLK Frequency (non-TDM) 64*Fsi/o MHz OSCLK Frequency (TDM) 256*Fso MHz I/OLRCK Duty Cycle 45 55 % I/OSCLK Duty Cycle 45 55 % I/OSCLK Falling Edge to I/OLRCK Edge tlcks -5 ns OSCLK Falling Edge to OLRCK Edge (TDM) tfss -5 ns OSCLK Falling Edge to SDOUT Output Valid tdpd -7 ns SDIN/TDM_IN Setup Time Before I/OSCLK Rising Edge tds 3- ns SDIN/TDM_IN Hold Time After I/OSCLK Rising Edge tdh 5- ns Parameters Symbol Min Max Units t ds OLRCK (output) t dh t dpd t fss OSCLK (output) TDM_IN (input) SDOUT (output) MSB MSB-1 MSB MSB-1 t ds MSB t dh t dpd MSB-1 t lcks I/OLRCK (output) I/OSCLK (output) SDIN (input) SDOUT (output) MSB MSB-1 Figure 3. Non-TDM Master Mode Timing Figure 4. TDM Master Mode Timing |
Similar Part No. - CS8421-CZZ |
|
Similar Description - CS8421-CZZ |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |